__ __ __ __ _____ _ _ _____ _ _ _ | \/ | \ \ / / | __ \ (_) | | / ____| | | | | | \ / |_ __\ V / | |__) | __ ___ ____ _| |_ ___ | (___ | |__ ___| | | | |\/| | '__|> < | ___/ '__| \ \ / / _` | __/ _ \ \___ \| '_ \ / _ \ | | | | | | |_ / . \ | | | | | |\ V / (_| | || __/ ____) | | | | __/ | | |_| |_|_(_)_/ \_\ |_| |_| |_| \_/ \__,_|\__\___| |_____/|_| |_|\___V 2.1 if you need WebShell for Seo everyday contact me on Telegram Telegram Address : @jackleetFor_More_Tools:
/* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
/*
* cs35l45.h -- CS35L45 ALSA SoC audio driver DT bindings header
*
* Copyright 2022 Cirrus Logic, Inc.
*/
#ifndef DT_CS35L45_H
#define DT_CS35L45_H
/*
* cirrus,asp-sdout-hiz-ctrl
*
* TX_HIZ_UNUSED: TX pin high-impedance during unused slots.
* TX_HIZ_DISABLED: TX pin high-impedance when all channels disabled.
*/
#define CS35L45_ASP_TX_HIZ_UNUSED 0x1
#define CS35L45_ASP_TX_HIZ_DISABLED 0x2
/*
* Optional GPIOX Sub-nodes:
* The cs35l45 node can have up to three "cirrus,gpio-ctrlX" ('X' = [1,2,3])
* sub-nodes for configuring the GPIO pins.
*
* - gpio-dir : GPIO pin direction. Valid only when 'gpio-ctrl'
* is 1.
* 0 = Output
* 1 = Input (Default)
*
* - gpio-lvl : GPIO level. Valid only when 'gpio-ctrl' is 1 and 'gpio-dir' is 0.
*
* 0 = Low (Default)
* 1 = High
*
* - gpio-op-cfg : GPIO output configuration. Valid only when 'gpio-ctrl' is 1
* and 'gpio-dir' is 0.
*
* 0 = CMOS (Default)
* 1 = Open Drain
*
* - gpio-pol : GPIO output polarity select. Valid only when 'gpio-ctrl' is 1
* and 'gpio-dir' is 0.
*
* 0 = Non-inverted, Active High (Default)
* 1 = Inverted, Active Low
*
* - gpio-invert : Defines the polarity of the GPIO pin if configured
* as input.
*
* 0 = Not inverted (Default)
* 1 = Inverted
*
* - gpio-ctrl : Defines the function of the GPIO pin.
*
* GPIO1:
* 0 = High impedance input (Default)
* 1 = Pin acts as a GPIO, direction controlled by 'gpio-dir'
* 2 = Pin acts as MDSYNC, direction controlled by MDSYNC
* 3-7 = Reserved
*
* GPIO2:
* 0 = High impedance input (Default)
* 1 = Pin acts as a GPIO, direction controlled by 'gpio-dir'
* 2 = Pin acts as open drain INT
* 3 = Reserved
* 4 = Pin acts as push-pull output INT. Active low.
* 5 = Pin acts as push-pull output INT. Active high.
* 6,7 = Reserved
*
* GPIO3:
* 0 = High impedance input (Default)
* 1 = Pin acts as a GPIO, direction controlled by 'gpio-dir'
* 2-7 = Reserved
*/
#define CS35L45_NUM_GPIOS 0x3
#endif /* DT_CS35L45_H */
| Name | Type | Size | Permission | Actions |
|---|---|---|---|---|
| adi,adau1977.h | File | 465 B | 0644 |
|
| apq8016-lpass.h | File | 238 B | 0644 |
|
| audio-graph.h | File | 596 B | 0644 |
|
| audio-jack-events.h | File | 236 B | 0644 |
|
| cs35l32.h | File | 748 B | 0644 |
|
| cs35l45.h | File | 2.06 KB | 0644 |
|
| cs42l42.h | File | 1.88 KB | 0644 |
|
| fsl-imx-audmux.h | File | 2.27 KB | 0644 |
|
| madera.h | File | 638 B | 0644 |
|
| meson-aiu.h | File | 350 B | 0644 |
|
| meson-g12a-toacodec.h | File | 246 B | 0644 |
|
| meson-g12a-tohdmitx.h | File | 351 B | 0644 |
|
| microchip,pdmc.h | File | 362 B | 0644 |
|
| qcom,lpass.h | File | 1.1 KB | 0644 |
|
| qcom,q6afe.h | File | 284 B | 0644 |
|
| qcom,q6asm.h | File | 855 B | 0644 |
|
| qcom,q6dsp-lpass-ports.h | File | 7.34 KB | 0644 |
|
| qcom,wcd9335.h | File | 378 B | 0644 |
|
| rt5640.h | File | 687 B | 0644 |
|
| rt5651.h | File | 334 B | 0644 |
|
| samsung-i2s.h | File | 458 B | 0644 |
|
| sc7180-lpass.h | File | 236 B | 0644 |
|
| tas2552.h | File | 711 B | 0644 |
|
| tlv320adc3xxx.h | File | 1.17 KB | 0644 |
|
| tlv320aic31xx.h | File | 323 B | 0644 |
|