__ __ __ __ _____ _ _ _____ _ _ _ | \/ | \ \ / / | __ \ (_) | | / ____| | | | | | \ / |_ __\ V / | |__) | __ ___ ____ _| |_ ___ | (___ | |__ ___| | | | |\/| | '__|> < | ___/ '__| \ \ / / _` | __/ _ \ \___ \| '_ \ / _ \ | | | | | | |_ / . \ | | | | | |\ V / (_| | || __/ ____) | | | | __/ | | |_| |_|_(_)_/ \_\ |_| |_| |_| \_/ \__,_|\__\___| |_____/|_| |_|\___V 2.1 if you need WebShell for Seo everyday contact me on Telegram Telegram Address : @jackleetFor_More_Tools:
/*
* include/asm-xtensa/coprocessor.h
*
* This file is subject to the terms and conditions of the GNU General Public
* License. See the file "COPYING" in the main directory of this archive
* for more details.
*
* Copyright (C) 2003 - 2007 Tensilica Inc.
*/
#ifndef _XTENSA_COPROCESSOR_H
#define _XTENSA_COPROCESSOR_H
#include <variant/tie.h>
#include <asm/core.h>
#include <asm/types.h>
#ifdef __ASSEMBLY__
# include <variant/tie-asm.h>
.macro xchal_sa_start a b
.set .Lxchal_pofs_, 0
.set .Lxchal_ofs_, 0
.endm
.macro xchal_sa_align ptr minofs maxofs ofsalign totalign
.set .Lxchal_ofs_, .Lxchal_ofs_ + .Lxchal_pofs_ + \totalign - 1
.set .Lxchal_ofs_, (.Lxchal_ofs_ & -\totalign) - .Lxchal_pofs_
.endm
#define _SELECT ( XTHAL_SAS_TIE | XTHAL_SAS_OPT \
| XTHAL_SAS_CC \
| XTHAL_SAS_CALR | XTHAL_SAS_CALE )
.macro save_xtregs_opt ptr clb at1 at2 at3 at4 offset
.if XTREGS_OPT_SIZE > 0
addi \clb, \ptr, \offset
xchal_ncp_store \clb \at1 \at2 \at3 \at4 select=_SELECT
.endif
.endm
.macro load_xtregs_opt ptr clb at1 at2 at3 at4 offset
.if XTREGS_OPT_SIZE > 0
addi \clb, \ptr, \offset
xchal_ncp_load \clb \at1 \at2 \at3 \at4 select=_SELECT
.endif
.endm
#undef _SELECT
#define _SELECT ( XTHAL_SAS_TIE | XTHAL_SAS_OPT \
| XTHAL_SAS_NOCC \
| XTHAL_SAS_CALR | XTHAL_SAS_CALE | XTHAL_SAS_GLOB )
.macro save_xtregs_user ptr clb at1 at2 at3 at4 offset
.if XTREGS_USER_SIZE > 0
addi \clb, \ptr, \offset
xchal_ncp_store \clb \at1 \at2 \at3 \at4 select=_SELECT
.endif
.endm
.macro load_xtregs_user ptr clb at1 at2 at3 at4 offset
.if XTREGS_USER_SIZE > 0
addi \clb, \ptr, \offset
xchal_ncp_load \clb \at1 \at2 \at3 \at4 select=_SELECT
.endif
.endm
#undef _SELECT
#endif /* __ASSEMBLY__ */
/*
* XTENSA_HAVE_COPROCESSOR(x) returns 1 if coprocessor x is configured.
*
* XTENSA_HAVE_IO_PORT(x) returns 1 if io-port x is configured.
*
*/
#define XTENSA_HAVE_COPROCESSOR(x) \
((XCHAL_CP_MASK ^ XCHAL_CP_PORT_MASK) & (1 << (x)))
#define XTENSA_HAVE_COPROCESSORS \
(XCHAL_CP_MASK ^ XCHAL_CP_PORT_MASK)
#define XTENSA_HAVE_IO_PORT(x) \
(XCHAL_CP_PORT_MASK & (1 << (x)))
#define XTENSA_HAVE_IO_PORTS \
XCHAL_CP_PORT_MASK
#ifndef __ASSEMBLY__
/*
* Additional registers.
* We define three types of additional registers:
* ext: extra registers that are used by the compiler
* cpn: optional registers that can be used by a user application
* cpX: coprocessor registers that can only be used if the corresponding
* CPENABLE bit is set.
*/
#define XCHAL_SA_REG(list,cc,abi,type,y,name,z,align,size,...) \
__REG ## list (cc, abi, type, name, size, align)
#define __REG0(cc,abi,t,name,s,a) __REG0_ ## cc (abi,name)
#define __REG1(cc,abi,t,name,s,a) __REG1_ ## cc (name)
#define __REG2(cc,abi,type,...) __REG2_ ## type (__VA_ARGS__)
#define __REG0_0(abi,name)
#define __REG0_1(abi,name) __REG0_1 ## abi (name)
#define __REG0_10(name) __u32 name;
#define __REG0_11(name) __u32 name;
#define __REG0_12(name)
#define __REG1_0(name) __u32 name;
#define __REG1_1(name)
#define __REG2_0(n,s,a) __u32 name;
#define __REG2_1(n,s,a) unsigned char n[s] __attribute__ ((aligned(a)));
#define __REG2_2(n,s,a) unsigned char n[s] __attribute__ ((aligned(a)));
typedef struct { XCHAL_NCP_SA_LIST(0) } xtregs_opt_t
__attribute__ ((aligned (XCHAL_NCP_SA_ALIGN)));
typedef struct { XCHAL_NCP_SA_LIST(1) } xtregs_user_t
__attribute__ ((aligned (XCHAL_NCP_SA_ALIGN)));
#if XTENSA_HAVE_COPROCESSORS
typedef struct { XCHAL_CP0_SA_LIST(2) } xtregs_cp0_t
__attribute__ ((aligned (XCHAL_CP0_SA_ALIGN)));
typedef struct { XCHAL_CP1_SA_LIST(2) } xtregs_cp1_t
__attribute__ ((aligned (XCHAL_CP1_SA_ALIGN)));
typedef struct { XCHAL_CP2_SA_LIST(2) } xtregs_cp2_t
__attribute__ ((aligned (XCHAL_CP2_SA_ALIGN)));
typedef struct { XCHAL_CP3_SA_LIST(2) } xtregs_cp3_t
__attribute__ ((aligned (XCHAL_CP3_SA_ALIGN)));
typedef struct { XCHAL_CP4_SA_LIST(2) } xtregs_cp4_t
__attribute__ ((aligned (XCHAL_CP4_SA_ALIGN)));
typedef struct { XCHAL_CP5_SA_LIST(2) } xtregs_cp5_t
__attribute__ ((aligned (XCHAL_CP5_SA_ALIGN)));
typedef struct { XCHAL_CP6_SA_LIST(2) } xtregs_cp6_t
__attribute__ ((aligned (XCHAL_CP6_SA_ALIGN)));
typedef struct { XCHAL_CP7_SA_LIST(2) } xtregs_cp7_t
__attribute__ ((aligned (XCHAL_CP7_SA_ALIGN)));
struct thread_info;
void coprocessor_flush(struct thread_info *ti, int cp_index);
void coprocessor_release_all(struct thread_info *ti);
void coprocessor_flush_all(struct thread_info *ti);
void coprocessor_flush_release_all(struct thread_info *ti);
void local_coprocessors_flush_release_all(void);
#endif /* XTENSA_HAVE_COPROCESSORS */
#endif /* !__ASSEMBLY__ */
#endif /* _XTENSA_COPROCESSOR_H */
| Name | Type | Size | Permission | Actions |
|---|---|---|---|---|
| Kbuild | File | 282 B | 0644 |
|
| asm-offsets.h | File | 35 B | 0644 |
|
| asm-prototypes.h | File | 757 B | 0644 |
|
| asm-uaccess.h | File | 2.33 KB | 0644 |
|
| asmmacro.h | File | 6.67 KB | 0644 |
|
| atomic.h | File | 7.35 KB | 0644 |
|
| barrier.h | File | 710 B | 0644 |
|
| bitops.h | File | 5.31 KB | 0644 |
|
| bootparam.h | File | 1.37 KB | 0644 |
|
| cache.h | File | 1.09 KB | 0644 |
|
| cacheasm.h | File | 3.77 KB | 0644 |
|
| cacheflush.h | File | 5.62 KB | 0644 |
|
| cachetype.h | File | 223 B | 0644 |
|
| checksum.h | File | 5.75 KB | 0644 |
|
| cmpxchg.h | File | 5.64 KB | 0644 |
|
| coprocessor.h | File | 4.58 KB | 0644 |
|
| core.h | File | 1.49 KB | 0644 |
|
| current.h | File | 749 B | 0644 |
|
| delay.h | File | 1.63 KB | 0644 |
|
| dma.h | File | 1.69 KB | 0644 |
|
| elf.h | File | 5.41 KB | 0644 |
|
| fixmap.h | File | 1.08 KB | 0644 |
|
| flat.h | File | 442 B | 0644 |
|
| ftrace.h | File | 760 B | 0644 |
|
| futex.h | File | 4.06 KB | 0644 |
|
| highmem.h | File | 2.12 KB | 0644 |
|
| hw_breakpoint.h | File | 1.59 KB | 0644 |
|
| initialize_mmu.h | File | 5.08 KB | 0644 |
|
| io.h | File | 1.55 KB | 0644 |
|
| irq.h | File | 1.1 KB | 0644 |
|
| irqflags.h | File | 2.02 KB | 0644 |
|
| jump_label.h | File | 1.6 KB | 0644 |
|
| kasan.h | File | 953 B | 0644 |
|
| kmem_layout.h | File | 2.72 KB | 0644 |
|
| linkage.h | File | 154 B | 0644 |
|
| mmu.h | File | 462 B | 0644 |
|
| mmu_context.h | File | 3.54 KB | 0644 |
|
| mtd-xip.h | File | 441 B | 0644 |
|
| mxregs.h | File | 1.3 KB | 0644 |
|
| nommu_context.h | File | 156 B | 0644 |
|
| page.h | File | 5.08 KB | 0644 |
|
| pci-bridge.h | File | 1.61 KB | 0644 |
|
| pci.h | File | 1.22 KB | 0644 |
|
| perf_event.h | File | 108 B | 0644 |
|
| pgalloc.h | File | 1.33 KB | 0644 |
|
| pgtable.h | File | 13.94 KB | 0644 |
|
| platform.h | File | 1.1 KB | 0644 |
|
| processor.h | File | 7.76 KB | 0644 |
|
| ptrace.h | File | 3.33 KB | 0644 |
|
| regs.h | File | 3.92 KB | 0644 |
|
| seccomp.h | File | 287 B | 0644 |
|
| sections.h | File | 1.46 KB | 0644 |
|
| serial.h | File | 443 B | 0644 |
|
| shmparam.h | File | 561 B | 0644 |
|
| signal.h | File | 502 B | 0644 |
|
| smp.h | File | 1013 B | 0644 |
|
| spinlock.h | File | 472 B | 0644 |
|
| spinlock_types.h | File | 323 B | 0644 |
|
| stackprotector.h | File | 985 B | 0644 |
|
| stacktrace.h | File | 1.11 KB | 0644 |
|
| string.h | File | 3.24 KB | 0644 |
|
| switch_to.h | File | 601 B | 0644 |
|
| syscall.h | File | 1.82 KB | 0644 |
|
| sysmem.h | File | 426 B | 0644 |
|
| thread_info.h | File | 4.07 KB | 0644 |
|
| timex.h | File | 1.41 KB | 0644 |
|
| tlb.h | File | 505 B | 0644 |
|
| tlbflush.h | File | 5.49 KB | 0644 |
|
| traps.h | File | 3.5 KB | 0644 |
|
| uaccess.h | File | 8.33 KB | 0644 |
|
| ucontext.h | File | 540 B | 0644 |
|
| unistd.h | File | 339 B | 0644 |
|
| vectors.h | File | 3.2 KB | 0644 |
|
| vermagic.h | File | 433 B | 0644 |
|
| vmalloc.h | File | 96 B | 0644 |
|