__ __ __ __ _____ _ _ _____ _ _ _ | \/ | \ \ / / | __ \ (_) | | / ____| | | | | | \ / |_ __\ V / | |__) | __ ___ ____ _| |_ ___ | (___ | |__ ___| | | | |\/| | '__|> < | ___/ '__| \ \ / / _` | __/ _ \ \___ \| '_ \ / _ \ | | | | | | |_ / . \ | | | | | |\ V / (_| | || __/ ____) | | | | __/ | | |_| |_|_(_)_/ \_\ |_| |_| |_| \_/ \__,_|\__\___| |_____/|_| |_|\___V 2.1 if you need WebShell for Seo everyday contact me on Telegram Telegram Address : @jackleetFor_More_Tools:
/*
* include/asm-xtensa/atomic.h
*
* Atomic operations that C can't guarantee us. Useful for resource counting..
*
* This file is subject to the terms and conditions of the GNU General Public
* License. See the file "COPYING" in the main directory of this archive
* for more details.
*
* Copyright (C) 2001 - 2008 Tensilica Inc.
*/
#ifndef _XTENSA_ATOMIC_H
#define _XTENSA_ATOMIC_H
#include <linux/stringify.h>
#include <linux/types.h>
#include <asm/processor.h>
#include <asm/cmpxchg.h>
#include <asm/barrier.h>
/*
* This Xtensa implementation assumes that the right mechanism
* for exclusion is for locking interrupts to level EXCM_LEVEL.
*
* Locking interrupts looks like this:
*
* rsil a14, TOPLEVEL
* <code>
* wsr a14, PS
* rsync
*
* Note that a14 is used here because the register allocation
* done by the compiler is not guaranteed and a window overflow
* may not occur between the rsil and wsr instructions. By using
* a14 in the rsil, the machine is guaranteed to be in a state
* where no register reference will cause an overflow.
*/
/**
* atomic_read - read atomic variable
* @v: pointer of type atomic_t
*
* Atomically reads the value of @v.
*/
#define arch_atomic_read(v) READ_ONCE((v)->counter)
/**
* atomic_set - set atomic variable
* @v: pointer of type atomic_t
* @i: required value
*
* Atomically sets the value of @v to @i.
*/
#define arch_atomic_set(v,i) WRITE_ONCE((v)->counter, (i))
#if XCHAL_HAVE_EXCLUSIVE
#define ATOMIC_OP(op) \
static inline void arch_atomic_##op(int i, atomic_t *v) \
{ \
unsigned long tmp; \
int result; \
\
__asm__ __volatile__( \
"1: l32ex %[tmp], %[addr]\n" \
" " #op " %[result], %[tmp], %[i]\n" \
" s32ex %[result], %[addr]\n" \
" getex %[result]\n" \
" beqz %[result], 1b\n" \
: [result] "=&a" (result), [tmp] "=&a" (tmp) \
: [i] "a" (i), [addr] "a" (v) \
: "memory" \
); \
} \
#define ATOMIC_OP_RETURN(op) \
static inline int arch_atomic_##op##_return(int i, atomic_t *v) \
{ \
unsigned long tmp; \
int result; \
\
__asm__ __volatile__( \
"1: l32ex %[tmp], %[addr]\n" \
" " #op " %[result], %[tmp], %[i]\n" \
" s32ex %[result], %[addr]\n" \
" getex %[result]\n" \
" beqz %[result], 1b\n" \
" " #op " %[result], %[tmp], %[i]\n" \
: [result] "=&a" (result), [tmp] "=&a" (tmp) \
: [i] "a" (i), [addr] "a" (v) \
: "memory" \
); \
\
return result; \
}
#define ATOMIC_FETCH_OP(op) \
static inline int arch_atomic_fetch_##op(int i, atomic_t *v) \
{ \
unsigned long tmp; \
int result; \
\
__asm__ __volatile__( \
"1: l32ex %[tmp], %[addr]\n" \
" " #op " %[result], %[tmp], %[i]\n" \
" s32ex %[result], %[addr]\n" \
" getex %[result]\n" \
" beqz %[result], 1b\n" \
: [result] "=&a" (result), [tmp] "=&a" (tmp) \
: [i] "a" (i), [addr] "a" (v) \
: "memory" \
); \
\
return tmp; \
}
#elif XCHAL_HAVE_S32C1I
#define ATOMIC_OP(op) \
static inline void arch_atomic_##op(int i, atomic_t * v) \
{ \
unsigned long tmp; \
int result; \
\
__asm__ __volatile__( \
"1: l32i %[tmp], %[mem]\n" \
" wsr %[tmp], scompare1\n" \
" " #op " %[result], %[tmp], %[i]\n" \
" s32c1i %[result], %[mem]\n" \
" bne %[result], %[tmp], 1b\n" \
: [result] "=&a" (result), [tmp] "=&a" (tmp), \
[mem] "+m" (*v) \
: [i] "a" (i) \
: "memory" \
); \
} \
#define ATOMIC_OP_RETURN(op) \
static inline int arch_atomic_##op##_return(int i, atomic_t * v) \
{ \
unsigned long tmp; \
int result; \
\
__asm__ __volatile__( \
"1: l32i %[tmp], %[mem]\n" \
" wsr %[tmp], scompare1\n" \
" " #op " %[result], %[tmp], %[i]\n" \
" s32c1i %[result], %[mem]\n" \
" bne %[result], %[tmp], 1b\n" \
" " #op " %[result], %[result], %[i]\n" \
: [result] "=&a" (result), [tmp] "=&a" (tmp), \
[mem] "+m" (*v) \
: [i] "a" (i) \
: "memory" \
); \
\
return result; \
}
#define ATOMIC_FETCH_OP(op) \
static inline int arch_atomic_fetch_##op(int i, atomic_t * v) \
{ \
unsigned long tmp; \
int result; \
\
__asm__ __volatile__( \
"1: l32i %[tmp], %[mem]\n" \
" wsr %[tmp], scompare1\n" \
" " #op " %[result], %[tmp], %[i]\n" \
" s32c1i %[result], %[mem]\n" \
" bne %[result], %[tmp], 1b\n" \
: [result] "=&a" (result), [tmp] "=&a" (tmp), \
[mem] "+m" (*v) \
: [i] "a" (i) \
: "memory" \
); \
\
return result; \
}
#else /* XCHAL_HAVE_S32C1I */
#define ATOMIC_OP(op) \
static inline void arch_atomic_##op(int i, atomic_t * v) \
{ \
unsigned int vval; \
\
__asm__ __volatile__( \
" rsil a14, "__stringify(TOPLEVEL)"\n" \
" l32i %[result], %[mem]\n" \
" " #op " %[result], %[result], %[i]\n" \
" s32i %[result], %[mem]\n" \
" wsr a14, ps\n" \
" rsync\n" \
: [result] "=&a" (vval), [mem] "+m" (*v) \
: [i] "a" (i) \
: "a14", "memory" \
); \
} \
#define ATOMIC_OP_RETURN(op) \
static inline int arch_atomic_##op##_return(int i, atomic_t * v) \
{ \
unsigned int vval; \
\
__asm__ __volatile__( \
" rsil a14,"__stringify(TOPLEVEL)"\n" \
" l32i %[result], %[mem]\n" \
" " #op " %[result], %[result], %[i]\n" \
" s32i %[result], %[mem]\n" \
" wsr a14, ps\n" \
" rsync\n" \
: [result] "=&a" (vval), [mem] "+m" (*v) \
: [i] "a" (i) \
: "a14", "memory" \
); \
\
return vval; \
}
#define ATOMIC_FETCH_OP(op) \
static inline int arch_atomic_fetch_##op(int i, atomic_t * v) \
{ \
unsigned int tmp, vval; \
\
__asm__ __volatile__( \
" rsil a14,"__stringify(TOPLEVEL)"\n" \
" l32i %[result], %[mem]\n" \
" " #op " %[tmp], %[result], %[i]\n" \
" s32i %[tmp], %[mem]\n" \
" wsr a14, ps\n" \
" rsync\n" \
: [result] "=&a" (vval), [tmp] "=&a" (tmp), \
[mem] "+m" (*v) \
: [i] "a" (i) \
: "a14", "memory" \
); \
\
return vval; \
}
#endif /* XCHAL_HAVE_S32C1I */
#define ATOMIC_OPS(op) ATOMIC_OP(op) ATOMIC_FETCH_OP(op) ATOMIC_OP_RETURN(op)
ATOMIC_OPS(add)
ATOMIC_OPS(sub)
#define arch_atomic_add_return arch_atomic_add_return
#define arch_atomic_sub_return arch_atomic_sub_return
#define arch_atomic_fetch_add arch_atomic_fetch_add
#define arch_atomic_fetch_sub arch_atomic_fetch_sub
#undef ATOMIC_OPS
#define ATOMIC_OPS(op) ATOMIC_OP(op) ATOMIC_FETCH_OP(op)
ATOMIC_OPS(and)
ATOMIC_OPS(or)
ATOMIC_OPS(xor)
#define arch_atomic_fetch_and arch_atomic_fetch_and
#define arch_atomic_fetch_or arch_atomic_fetch_or
#define arch_atomic_fetch_xor arch_atomic_fetch_xor
#undef ATOMIC_OPS
#undef ATOMIC_FETCH_OP
#undef ATOMIC_OP_RETURN
#undef ATOMIC_OP
#endif /* _XTENSA_ATOMIC_H */
| Name | Type | Size | Permission | Actions |
|---|---|---|---|---|
| Kbuild | File | 282 B | 0644 |
|
| asm-offsets.h | File | 35 B | 0644 |
|
| asm-prototypes.h | File | 757 B | 0644 |
|
| asm-uaccess.h | File | 2.33 KB | 0644 |
|
| asmmacro.h | File | 6.67 KB | 0644 |
|
| atomic.h | File | 7.35 KB | 0644 |
|
| barrier.h | File | 710 B | 0644 |
|
| bitops.h | File | 5.31 KB | 0644 |
|
| bootparam.h | File | 1.37 KB | 0644 |
|
| cache.h | File | 1.09 KB | 0644 |
|
| cacheasm.h | File | 3.77 KB | 0644 |
|
| cacheflush.h | File | 5.62 KB | 0644 |
|
| cachetype.h | File | 223 B | 0644 |
|
| checksum.h | File | 5.75 KB | 0644 |
|
| cmpxchg.h | File | 5.64 KB | 0644 |
|
| coprocessor.h | File | 4.58 KB | 0644 |
|
| core.h | File | 1.49 KB | 0644 |
|
| current.h | File | 749 B | 0644 |
|
| delay.h | File | 1.63 KB | 0644 |
|
| dma.h | File | 1.69 KB | 0644 |
|
| elf.h | File | 5.41 KB | 0644 |
|
| fixmap.h | File | 1.08 KB | 0644 |
|
| flat.h | File | 442 B | 0644 |
|
| ftrace.h | File | 760 B | 0644 |
|
| futex.h | File | 4.06 KB | 0644 |
|
| highmem.h | File | 2.12 KB | 0644 |
|
| hw_breakpoint.h | File | 1.59 KB | 0644 |
|
| initialize_mmu.h | File | 5.08 KB | 0644 |
|
| io.h | File | 1.55 KB | 0644 |
|
| irq.h | File | 1.1 KB | 0644 |
|
| irqflags.h | File | 2.02 KB | 0644 |
|
| jump_label.h | File | 1.6 KB | 0644 |
|
| kasan.h | File | 953 B | 0644 |
|
| kmem_layout.h | File | 2.72 KB | 0644 |
|
| linkage.h | File | 154 B | 0644 |
|
| mmu.h | File | 462 B | 0644 |
|
| mmu_context.h | File | 3.54 KB | 0644 |
|
| mtd-xip.h | File | 441 B | 0644 |
|
| mxregs.h | File | 1.3 KB | 0644 |
|
| nommu_context.h | File | 156 B | 0644 |
|
| page.h | File | 5.08 KB | 0644 |
|
| pci-bridge.h | File | 1.61 KB | 0644 |
|
| pci.h | File | 1.22 KB | 0644 |
|
| perf_event.h | File | 108 B | 0644 |
|
| pgalloc.h | File | 1.33 KB | 0644 |
|
| pgtable.h | File | 13.94 KB | 0644 |
|
| platform.h | File | 1.1 KB | 0644 |
|
| processor.h | File | 7.76 KB | 0644 |
|
| ptrace.h | File | 3.33 KB | 0644 |
|
| regs.h | File | 3.92 KB | 0644 |
|
| seccomp.h | File | 287 B | 0644 |
|
| sections.h | File | 1.46 KB | 0644 |
|
| serial.h | File | 443 B | 0644 |
|
| shmparam.h | File | 561 B | 0644 |
|
| signal.h | File | 502 B | 0644 |
|
| smp.h | File | 1013 B | 0644 |
|
| spinlock.h | File | 472 B | 0644 |
|
| spinlock_types.h | File | 323 B | 0644 |
|
| stackprotector.h | File | 985 B | 0644 |
|
| stacktrace.h | File | 1.11 KB | 0644 |
|
| string.h | File | 3.24 KB | 0644 |
|
| switch_to.h | File | 601 B | 0644 |
|
| syscall.h | File | 1.82 KB | 0644 |
|
| sysmem.h | File | 426 B | 0644 |
|
| thread_info.h | File | 4.07 KB | 0644 |
|
| timex.h | File | 1.41 KB | 0644 |
|
| tlb.h | File | 505 B | 0644 |
|
| tlbflush.h | File | 5.49 KB | 0644 |
|
| traps.h | File | 3.5 KB | 0644 |
|
| uaccess.h | File | 8.33 KB | 0644 |
|
| ucontext.h | File | 540 B | 0644 |
|
| unistd.h | File | 339 B | 0644 |
|
| vectors.h | File | 3.2 KB | 0644 |
|
| vermagic.h | File | 433 B | 0644 |
|
| vmalloc.h | File | 96 B | 0644 |
|